irq_alloc_infoRegular
4.4: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int ht_pos;
int ht_idx;
struct pci_dev *ht_dev;
void *ht_update;
};
4.8: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int ht_pos;
int ht_idx;
struct pci_dev *ht_dev;
void *ht_update;
struct msi_desc *desc;
};
4.10: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int ht_pos;
int ht_idx;
struct pci_dev *ht_dev;
void *ht_update;
struct msi_desc *desc;
};
4.13: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int ht_pos;
int ht_idx;
struct pci_dev *ht_dev;
void *ht_update;
struct msi_desc *desc;
};
4.15: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
4.18: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
5.0: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
5.3: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
5.4: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int uv_limit;
int uv_blade;
long unsigned int uv_offset;
char *uv_name;
struct msi_desc *desc;
};
5.8: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int uv_limit;
int uv_blade;
long unsigned int uv_offset;
char *uv_name;
struct msi_desc *desc;
};
5.11: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
5.13: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
5.15: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
5.19: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
6.2: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
6.5: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
6.8: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
u32 devid;
irq_hw_number_t hwirq;
const struct cpumask *mask;
struct msi_desc *desc;
void *data;
struct ioapic_alloc_info ioapic;
struct uv_alloc_info uv;
};
arm64: Absent ⚠️
armhf: Absent ⚠️
ppc64el: Absent ⚠️
riscv64: Absent ⚠️
aws: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
azure: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
};
gcp: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
struct msi_desc *desc;
};
lowlatency: ✅struct irq_alloc_info {
enum irq_alloc_type type;
u32 flags;
const struct cpumask *mask;
int unused;
int hpet_id;
int hpet_index;
void *hpet_data;
struct pci_dev *msi_dev;
irq_hw_number_t msi_hwirq;
int ioapic_id;
int ioapic_pin;
int ioapic_node;
u32 ioapic_trigger;
u32 ioapic_polarity;
u32 ioapic_valid;
struct IO_APIC_route_entry *ioapic_entry;
int dmar_id;
void *dmar_data;
int uv_limit;
int uv_blade;
long unsigned int uv_offset;
char *uv_name;
struct msi_desc *desc;
};
Regular
4.4 and 4.8 ⚠️struct msi_desc *desc
4.8 and 4.10 ✅
4.10 and 4.13 ✅
4.13 and 4.15 ⚠️int ht_pos
int ht_idx
struct pci_dev *ht_dev
void *ht_update
4.15 and 4.18 ✅
4.18 and 5.0 ✅
5.0 and 5.3 ✅
5.3 and 5.4 ⚠️int uv_limit
int uv_blade
long unsigned int uv_offset
char *uv_name
5.4 and 5.8 ✅
5.8 and 5.11 ⚠️u32 devid
irq_hw_number_t hwirq
void *data
struct ioapic_alloc_info ioapic
struct uv_alloc_info uv
int unused
int hpet_id
int hpet_index
void *hpet_data
struct pci_dev *msi_dev
irq_hw_number_t msi_hwirq
int ioapic_id
int ioapic_pin
int ioapic_node
u32 ioapic_trigger
u32 ioapic_polarity
u32 ioapic_valid
struct IO_APIC_route_entry *ioapic_entry
int dmar_id
void *dmar_data
int uv_limit
int uv_blade
long unsigned int uv_offset
char *uv_name
5.11 and 5.13 ✅
5.13 and 5.15 ✅
5.15 and 5.19 ✅
5.19 and 6.2 ✅
6.2 and 6.5 ✅
6.5 and 6.8 ✅
generic and aws ⚠️int uv_limit
int uv_blade
long unsigned int uv_offset
char *uv_name
generic and azure ⚠️int uv_limit
int uv_blade
long unsigned int uv_offset
char *uv_name
struct msi_desc *desc
generic and gcp ⚠️int uv_limit
int uv_blade
long unsigned int uv_offset
char *uv_name
generic and lowlatency ✅