dw_pcieRegular
4.4: Absent ⚠️
4.8: Absent ⚠️
4.10: Absent ⚠️
4.13: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
};
4.15: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
};
4.18: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
};
5.0: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
};
5.3: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
5.4: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
5.8: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
5.11: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
int num_lanes;
int link_gen;
u8 n_fts[2];
bool iatu_unroll_enabled;
bool io_cfg_atu_shared;
};
5.13: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
int num_lanes;
int link_gen;
u8 n_fts[2];
bool iatu_unroll_enabled;
bool io_cfg_atu_shared;
};
5.15: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
int num_lanes;
int link_gen;
u8 n_fts[2];
bool iatu_unroll_enabled;
bool io_cfg_atu_shared;
};
5.19: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
int num_lanes;
int link_gen;
u8 n_fts[2];
bool iatu_unroll_enabled;
bool io_cfg_atu_shared;
};
6.2: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
u32 region_align;
u64 region_limit;
struct dw_pcie_rp pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
u32 version;
u32 type;
long unsigned int caps;
int num_lanes;
int link_gen;
u8 n_fts[2];
struct clk_bulk_data app_clks[3];
struct clk_bulk_data core_clks[4];
struct reset_control_bulk_data app_rsts[3];
struct reset_control_bulk_data core_rsts[7];
struct gpio_desc *pe_rst;
};
6.5: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
u32 region_align;
u64 region_limit;
struct dw_pcie_rp pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
u32 version;
u32 type;
long unsigned int caps;
int num_lanes;
int link_gen;
u8 n_fts[2];
struct dw_edma_chip edma;
struct clk_bulk_data app_clks[3];
struct clk_bulk_data core_clks[4];
struct reset_control_bulk_data app_rsts[3];
struct reset_control_bulk_data core_rsts[7];
struct gpio_desc *pe_rst;
};
6.8: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
size_t atu_size;
u32 num_ib_windows;
u32 num_ob_windows;
u32 region_align;
u64 region_limit;
struct dw_pcie_rp pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
u32 version;
u32 type;
long unsigned int caps;
int num_lanes;
int link_gen;
u8 n_fts[2];
struct dw_edma_chip edma;
struct clk_bulk_data app_clks[3];
struct clk_bulk_data core_clks[4];
struct reset_control_bulk_data app_rsts[3];
struct reset_control_bulk_data core_rsts[7];
struct gpio_desc *pe_rst;
bool suspended;
};
arm64: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
armhf: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
ppc64el: Absent ⚠️
riscv64: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
aws: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
azure: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
gcp: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
lowlatency: ✅struct dw_pcie {
struct device *dev;
void *dbi_base;
void *dbi_base2;
void *atu_base;
u32 num_viewport;
u8 iatu_unroll_enabled;
struct pcie_port pp;
struct dw_pcie_ep ep;
const struct dw_pcie_ops *ops;
unsigned int version;
};
Regular
4.13 and 4.15 ✅
4.15 and 4.18 ✅
4.18 and 5.0 ⚠️void *atu_base
5.0 and 5.3 ⚠️unsigned int version
5.3 and 5.4 ✅
5.4 and 5.8 ✅
5.8 and 5.11 ⚠️size_t atu_size
u32 num_ib_windows
u32 num_ob_windows
int num_lanes
int link_gen
u8 n_fts[2]
bool io_cfg_atu_shared
u32 num_viewport
u8 iatu_unroll_enabled ➡️ bool iatu_unroll_enabled
5.11 and 5.13 ✅
5.13 and 5.15 ✅
5.15 and 5.19 ✅
5.19 and 6.2 ⚠️u32 region_align
u64 region_limit
u32 type
long unsigned int caps
struct clk_bulk_data app_clks[3]
struct clk_bulk_data core_clks[4]
struct reset_control_bulk_data app_rsts[3]
struct reset_control_bulk_data core_rsts[7]
struct gpio_desc *pe_rst
bool iatu_unroll_enabled
bool io_cfg_atu_shared
struct pcie_port pp ➡️ struct dw_pcie_rp pp
unsigned int version ➡️ u32 version
6.2 and 6.5 ⚠️struct dw_edma_chip edma
6.5 and 6.8 ⚠️bool suspended
amd64 and arm64 ✅
amd64 and armhf ✅
amd64 and riscv64 ✅
generic and aws ✅
generic and azure ✅
generic and gcp ✅
generic and lowlatency ✅