dwc2_hw_params
Regular
4.4
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int host_rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int num_dev_ep;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int utmi_phy_data_width;
u32 snpsid;
};
4.8
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int dma_desc_fs_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int host_rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int num_dev_ep;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int utmi_phy_data_width;
u32 snpsid;
u32 dev_ep_dirs;
};
4.10
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int num_dev_ep;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int utmi_phy_data_width;
u32 snpsid;
u32 dev_ep_dirs;
};
4.13
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int num_dev_ep;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int utmi_phy_data_width;
u32 snpsid;
u32 dev_ep_dirs;
};
4.15
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int utmi_phy_data_width;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
4.18
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.0
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.3
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.4
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.8
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.11
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.13
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.15
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
5.19
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
6.2
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
6.5
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
6.8
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
arm64
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
armhf
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
ppc64el
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
riscv64
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
aws
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
azure
: Absent ⚠️
gcp
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
lowlatency
: ✅struct dwc2_hw_params {
unsigned int op_mode;
unsigned int arch;
unsigned int dma_desc_enable;
unsigned int enable_dynamic_fifo;
unsigned int en_multiple_tx_fifo;
unsigned int rx_fifo_size;
unsigned int host_nperio_tx_fifo_size;
unsigned int dev_nperio_tx_fifo_size;
unsigned int host_perio_tx_fifo_size;
unsigned int nperio_tx_q_depth;
unsigned int host_perio_tx_q_depth;
unsigned int dev_token_q_depth;
unsigned int max_transfer_size;
unsigned int max_packet_count;
unsigned int host_channels;
unsigned int hs_phy_type;
unsigned int fs_phy_type;
unsigned int i2c_enable;
unsigned int acg_enable;
unsigned int num_dev_ep;
unsigned int num_dev_in_eps;
unsigned int num_dev_perio_in_ep;
unsigned int total_fifo_size;
unsigned int power_optimized;
unsigned int hibernation;
unsigned int utmi_phy_data_width;
unsigned int lpm_mode;
unsigned int ipg_isoc_en;
unsigned int service_interval_mode;
u32 snpsid;
u32 dev_ep_dirs;
u32 g_tx_fifo_size[16];
};
Regular
4.4
and 4.8
⚠️unsigned int dma_desc_fs_enable
unsigned int dev_nperio_tx_fifo_size
u32 dev_ep_dirs
4.8
and 4.10
⚠️unsigned int rx_fifo_size
unsigned int dma_desc_fs_enable
unsigned int host_rx_fifo_size
4.10
and 4.13
✅
4.13
and 4.15
⚠️unsigned int num_dev_in_eps
u32 g_tx_fifo_size[16]
4.15
and 4.18
⚠️unsigned int acg_enable
unsigned int hibernation
unsigned int lpm_mode
unsigned int ipg_isoc_en
4.18
and 5.0
⚠️unsigned int service_interval_mode
5.0
and 5.3
✅
5.3
and 5.4
✅
5.4
and 5.8
✅
5.8
and 5.11
✅
5.11
and 5.13
✅
5.13
and 5.15
✅
5.15
and 5.19
✅
5.19
and 6.2
✅
6.2
and 6.5
✅
6.5
and 6.8
✅
amd64
and arm64
✅
amd64
and armhf
✅
amd64
and ppc64el
✅
amd64
and riscv64
✅
generic
and aws
✅
generic
and gcp
✅
generic
and lowlatency
✅